# Digital Fundamentals (3130704)

MODULE 3

SEQUENTIAL CIRCUITS AND SYSTEMS

### Module 3

- Sequential circuits and systems :A 1-bit memory, the circuit properties of Bistable latch, the clocked SR flip flop
- J- K-T and D types flip flops, applications of flip flops, shift registers, applications of shift registers, serial to parallel converter, parallel to serial converter, ring counter
- sequence generator, ripple(Asynchronous) counters, synchronous counters
- counters design using flip flops, special counter IC's, asynchronous sequential counters, applications of counters

## Topics to be covered

- >Flip-flops
- >Applications of Flip-flops
- ➤ Shift registers
- >Asynchronous counters
- >Synchronous counters
- > Sequential counters

## Sequential Switching Circuits

- Sequential switching circuits are circuits whose output levels at any instant of time are dependent on the levels present at the inputs at that time and on the state of the circuit, i.e., on the prior input level conditions (i.e. on its past inputs)
- The past history is provided by feedback from the output back to the input.
- Made up of combinational circuits and memory elements.
- Eg. Counters, shift registers, serial adder, etc.

# Sequential Switching Circuits



## Sequential Circuits v/s Combinational Circuits

- Sequential Circuits
- In sequential circuits, the output variables at any instant of time are dependent on the present input variables and on the present state, i.e., on the past history of the system.
- Memory unit is required to store the past history of the input variables in sequential circuits.
- Sequential circuits are slower than combinational circuits.
- Sequential circuits are comparatively harder to design.

- Combinational Circuits
- In combinational circuits, the output variables at any instant of time are dependent only on the present input variables.
- Memory unit is not required in combinational circuits.
- Combinational circuits are faster because the delay between the input and the output is due to propagation delay of gates only.
- Combinational circuits are easy to design.

## Flip-flop

- A flip-flop, known formally as bistable multivibrator, has two stable states.
- It can remain in either of the states indefinitely.
- Its state can be changed by applying the proper triggering signal.

## Latch

- Latch is used for certain flip-flop which are non-clocked.
- These flip-flops 'latch on' to a 1 or a 0 immediately upon receiving the input pulse called SET or RESET.

## S-R Flip-Flop (Latch)

- The simplest type of flip-flop is called an S-R latch.
- It has two outputs labelled Q and Q' and two inputs labelled S and R. The state of the latch corresponds to the level of Q (HIGH or LOW, 1 or 0) and Q' is the complement of that state.
- It can be constructed using either two cross-coupled NAND gates or two-cross coupled NOR gates.
- Using two NOR gates, an active-HIGH S-R latch can be constructed and using two NAND gates an active-LOW S-R latch can be constructed.
- The name of the latch, S-R or SET-RESET, is derived from the names of its inputs.



#### SR Latch with NOR Gates





| C | S | R | Next state of Q    |
|---|---|---|--------------------|
| 0 | X | X | No change          |
| 1 | 0 | 0 | No change          |
| 1 | 0 | 1 | Q = 0; Reset state |
| 1 | 1 | 0 | Q = 1; set state   |
| 1 | 1 | 1 | Indeterminate      |

#### SR Latch with Control Input



(a) Logic diagram



$$SR = 0$$

(c) Characteristic equation

| Q | S | R | Q(t+1)       |
|---|---|---|--------------|
| 0 | 0 | 0 | 0            |
| 0 | 0 | 1 | 0            |
| 0 | 1 | 0 | 1            |
| 0 | 1 | 1 | Intermediate |
| 1 | 0 | 0 | 1            |
| 1 | 0 | 1 | 0            |
| 1 | 1 | 0 | 1            |
| 1 | 1 | 1 | Intermediate |



(d) Graphic symbol



## D Flip flop

- D flip-flop operates with only positive clock transitions or negative clock transitions. Whereas, D latch operates with enable signal.
- That means, the output of D flip-flop is insensitive to the changes in the input, D except for active transition of the clock signal.
- The circuit diagram of D flip-flop is shown in the following figure.



(a) Logic diagram

| Q | D | Q(t+1) |
|---|---|--------|
| 0 | 0 | o      |
| 0 | 1 | 1      |
| 1 | 0 | 0      |
| 1 | 1 | -1     |





- (b) Characteristic table
- (c) Characteristic equation
- (d) Graphic symbol

#### FIGURE 6-5

D flip-flop

## JK Flip-Flop

A JK flip-flop is a refinement of the RS flip-flop in that the indeterminate state of the RS type is defined in the JK type. Inputs J and K behave like inputs S and R to set and clear the flip-flop, respectively. The input marked J is for set and the input marked K is for reset. When both inputs J and K are equal to 1, the flip-flop switches to its complement state, that is, if Q = 1, it switches to Q = 0, and vice versa.



(a) Logic diagram

| 0 | J | K | Q(t+1) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

(b) Characteristic table

#### FIGURE 6-6

JK flip-flop



(c) Characteristic equation

Race - around Enuble

## T Flip-Flop

T flip-flop is the simplified version of JK flip-flop. It is obtained by connecting the same input 'T' to both inputs of JK flip-flop. It operates with only positive clock transitions or negative clock transitions. The **circuit diagram** of T flip-flop is shown in the following figure.



PROF.

T flip-flop

Race-round Condition in TK latch

Combe avoided by,

CD using the edge friggered Tk Hip-Flor.

(2) using the master slave Tk Hip-Flor.

## Triggering of Flip-Flops

| Jolggering 67 flip-flops,<br>state of flip-flop is switched by a                                                      |
|-----------------------------------------------------------------------------------------------------------------------|
| momentary change in the input signal                                                                                  |
| to toigger the Hip-Hop Clock and this                                                                                 |
| flors are toissered by pulses. A pulse start from a l'nitial value of 0, gues.                                        |
| momenturity to I, and a ster a short                                                                                  |
| The time interval from the application of the pulse until the off tounsition accounts is a Contract fuctor that needs |
| hother investigation, Contial tector that needs                                                                       |

Depending on which Postion of Signal lutch or alip- Blop Cem Cleusidy -Into two YP e3: (1) level triggered, circuits (2) Folge toigsered circuits. level toiggering 05 flie- 7/08 circuits which their inputs, only is their res Ponel improt (E) held ut an active HIGH -ow level are called to ig speace or alie- alors. latches



-> Edge triggering The Nip-Nops which change their of only corresponding to the positive or negation edge of the clock input are rulled as edge triggered dip- glops. The edge triggered This- flor sumples the inputs at the positive or negative edge and changes its off a accordingly. -> Tyros ob edge toiggered Alip- Flors. positive edge triggered. - vc edge triggered.









sacma avenuso have with high remains Auggling crises riggerec clock, Pulse So multiple













moster active, salare muctive master inactive, so sleve active. of p are returened back to inputs. master But since (LK=0, muster is still inactive. dees not respond to avoids the multiple toggling which to the ruce around condition. sleve Blip-Blop will lhus ruce ground always follows the muster, gifter halt dock cycle period.

#### Flip-Flop Excitation Tables

The characteristic table is useful for analysis and for defining the operation of the flip-flop. It specifies the next state when the inputs and present state are known. During the design process, we usually know the transition from present state to next state and wish to find the flip-flop input conditions that will cause the required transition. For this reason, we need a table that lists the required inputs for a given change of state. Such a list is called an *excitation table*.

| Flip-Fl | QQ | <b>Excitation Tables</b> |
|---------|----|--------------------------|
|         |    |                          |

| O(t) | O(t+1) | S                | R       | Q(t) | Q(t + 1)      | J     | K |
|------|--------|------------------|---------|------|---------------|-------|---|
| 0    | 0      | 0                | X       | 0    | 0             | 0     | X |
| 0    | 1      | 1                | O       | 0    | 1             | 1     | X |
| 1    | 0      | 0                | 1       | 1    | 0             | X     | 1 |
| 1    | 1      | $\boldsymbol{X}$ | 0       | 1    | 1             | X     | 0 |
|      | (a) RS |                  | and a v |      | (b) <i>JK</i> | ***** |   |

| Q(t) | Q(t+1) | D |
|------|--------|---|
| 0    | 0      | 0 |
| 0    | 1      | 1 |
| 1    | 0      | 0 |
| 1    | 1      | 1 |

| Q(t) | Q(t+1) | Τ |
|------|--------|---|
| 0    | 0      | 0 |
| 0    | 1      | 1 |
| 1    | 0      | 1 |
| 1    | 1      | 0 |

#### Flip-flop Conversions

The purpose is to convert a given type A FF to a desired type B FF using some conversion logic.



PROF. SUNAYANA DOMADIA

DIGITAL FUNDAMENTALS (3130704)

#### Convert a D-FF to a T-FF

The output of D flip flop should be as the output of T flip flop.





Consider the excitation table of T and D Flip flops. Write Down Excitation Table of T, Qn and Qn+1, D.

For the K-map, consider T and Qn As Input and D as output. D = TQn' + T'Qn (Ex- OR gate)

Treating as a function of and current FF state Q (Qt), we have:



#### Convert a RS-FF to a D-FF



We need to design the circuit to generate the triggering signals S and R as functions of D and Q.

#### Consider the excitation table

| D | $Q_t$ | $Q_{t+1}$ | 5 | R |
|---|-------|-----------|---|---|
| 0 | 0     | 0         | 0 | х |
| 1 | 0     | 1         | 1 | 0 |
| 0 | 1     | 0         | 0 | 1 |
| 1 | 1     | 1         | к | 0 |

The desired signal S and R can be obtained as functions of D and Q current FF state

from the Karnaugh maps:





#### Convert a RS-FF to a JK-FF



We need to design the circuit to generate the triggering signals S and R as functions of J, K and Q. Consider the excitation table:

| J | K | $Q_t$ | $Q_{t+1}$ | S | R |
|---|---|-------|-----------|---|---|
| 0 | Х | 0     | 0         | 0 | х |
| 1 | х | 0     | 1         | 1 | 0 |
| х | 1 | 1     | 0         | 0 | 1 |
| х | 0 | 1     | 1         | х | 0 |

PROF. SUNAYANA DOMADIA

The desired signal S and R as functions of J, K and current FF state Q can be obtained from the Karnaugh maps:



### Registers

- As a flip-flop (FF) can store only one bit of data, a 0 or a 1, it is referred to as a single-bit register.
- A register is a set of FFs used to store binary data.
- The storage capacity of a register is the number of bits (1s and 0s) of digital data it can retain.

### Registers

- Loading a register means setting or resetting the individual FFs, i.e. inputting data into the register so that their states correspond to the bits of data to be stored.
- Loading may be serial or parallel.
- In serial loading, data is transferred into the register in serial form i.e. one bit at a time.
- In parallel loading, the data is transferred into the register in parallel form meaning that all the FFs are triggered into their new states at the same time.

# Types of Registers

- 1. Buffer register
- 2. Shift register
- 3. Bidirectional shift register
- 4. Universal shift register

### Buffer Register

**Buffer registers** are a type of registers used to store a binary word. These can be constructed using a series of <u>flip-flops</u> as each flip-flop can store a single bit. This means that in order to store an n-bit binary word one should design an array of n flip-flops. Figure 1 shows a 4 bit synchronous buffer register formed by cascading four positive edge triggered <u>D flip-flops</u>. Here the entire input data word X1 X2 X3 X4 is loaded onto the register at a single clock tick



#### Controlled Buffer Register



# Shift Register

- A number of FFs connected together such that data may be shifted into and shifted out of them is called a shift register.
- Data may be shifted into or out of the register either in serial form or in parallel form.
- So, there are four basic types of shift registers:
  - 1. serial-in, serial-out
  - 2. serial-in, parallel out
  - 3. parallel-in, serial-out
  - 4. parallel-in, parallel-out
- Data may be rotated left or right. Data may be shifted from left to right or right to left at will, i.e. in a bidirectional way.
- Also, data may be shifted in serially (in either way) or in parallel and shifted out serially (in either way) or in parallel.

#### Data transmission in shift register



Serial-in, serial-out shift-right, shift register



Serial-in, serial-out shiftleft, shift register

# Data transmission in shift register



Serial-in, parallel-out, shift register



Parallel-in, parallel-out, shift register

# Data transmission in shift register



Parallel-in, serial-out, shift register

# Serial-in, Serial-out, Shift register



# Serial-in, Serial-out, Shift register

Using J-K Flip Flop



### Serial-in, Serial-out, Shift-left, Shift register



# Serial-in, Parallel-out, Shift register



# Parallel-in, Serial-out, Shift register



#### Parallel-in, Parallel-out, Shift register



#### Bi directional Shift Register

Bidirectional shift registers are the storage devices which are capable of shifting the data either right or left depending on the mode selected. Figure 1 shows an n-bit bidirectional shift register with serial data loading and retrieval capacity



With Right/Left=1- Right operation 1,2,3,4 are enabled

With Right/Left=0- Left operation 5,6,7,8 are enabled

#### Universal Shift Register

- A clear control to clear the register to 0.
- A clock input to synchronize the operations.
- ➤ A shift-right control to enable the shift operation and the serial input and output lines associated with the shift right.
- A shift-left control to enable the shift operation and the serial input and output lines associated with the shift left.

- A parallel-load control to enable a parallel transfer and the n input lines associated with the parallel transfer.
- > n parallel output lines.
- ➤ A control state that leaves the information in the register unchanged in the presence of the clock.
- ➤ If the register has both shifts and parallel load capabilities, it is referred to as a universal shift register.



| Mode (         | Control        |                    |  |
|----------------|----------------|--------------------|--|
| S <sub>1</sub> | S <sub>0</sub> | Register Operation |  |
| 0              | 0              | No Change          |  |
| 0              | 1              | Shift right        |  |
| 1              | 0              | Shift Left         |  |
| 1              | 1              | Parallel load      |  |

#### **Applications of Shift Registers**

Registers are used in digital electronic devices like computers as Temporary data storage Data transfer

Data manipulation

As counters.

#### Counter

- ➤ "A register that goes through a prescribed sequence of distinct states upon the application of a sequence of input pulses is called a counter."
- The input pulses could be the clock or some other input that occurs when the next step in the count should occur.
- A counter that follows the binary number sequence is called a *binary* counter.
- >Counters are of two types.
- Asynchronous or ripple counters.
- Synchronous counters.

#### Asynchronous Counters v/s Synchronous Counters

#### Asynchronous Counters

- In this type of counters FFs are connected in such a way that the output of the first FF drives the clock for the second FF, the output of the second the clock of the third and so on.
- All the FFs are not clocked simultaneously.
- Design and implementation is very simple even for more number of states.
- Main drawback of these counters is propagated through a number of FFs before it reaches the last FF.

#### Synchronous Counters

- In this type of counters there is no connection between the output of first FF and clock input of next FF and so on.
- All the FFs are clocked simultaneously.
- Design and implementation becomes tedious and complex as the number of states increases.
- their low speed as the clock is Since clock is applied to all the FFs simultaneously the total propagation delay is equal to the propagation delay of only one FF. Hence they are faster.

### Asynchronous or ripple counters



| Clock     | Counter output |                | State | Deciimal |
|-----------|----------------|----------------|-------|----------|
| CIOCK     | Q. Q. number   | Counter output |       |          |
| Initially | 0              | 0              | -     | 0        |
| 1st       | 0              | 1              | 1     | 1        |
| 2nd       | 1              | 0              | 2     | 2        |
| 3rd       | 1              | 1              | 3     | 3        |
| 4th       | 0              | 0              | 4     | 0        |

PROF. SUNAYANA DOMADIA



# 2-bit Ripple Up-Counter using Negative Edge-triggered Flip-Flop



# 2-bit Ripple Down-Counter using Negative Edge-triggered Flip-Flop



| CLK      | Present<br>State |       |  |
|----------|------------------|-------|--|
|          | $Q_2$            | $Q_1$ |  |
|          | 0 0              |       |  |
| 1        | 1                | 1     |  |
| <b>→</b> | 1                | 0     |  |
| Ţ        | 0                | 1     |  |
| 1        | 0                | 0     |  |

# 2-bit Ripple Down-Counter using Positive Edge-triggered Flip-Flop



| CLK | Present State |    |  |
|-----|---------------|----|--|
|     | Q2            | Q1 |  |
|     | 0             | 0  |  |
|     | 1             | 1  |  |
|     | 1             | 0  |  |
|     | 0             | 1  |  |
|     | 0             | 0  |  |

### Synchronous counters

## **2-bit Synchronous Binary Counter**



| CLK      | Present<br>State |         |  |
|----------|------------------|---------|--|
|          | $Q_1$            | $Q_{o}$ |  |
|          | 0                | 0       |  |
| <b>1</b> | 0                | 1       |  |
| 1        | 1                | 0       |  |
|          | 1                | 1       |  |
|          | 0                | 0       |  |

### Classification of counters

Depending on the way in which the counting progresses, the synchronous or asynchronous counters are classified as follows –

Up counters
Down counters
Up/Down counters

### UP/DOWN Counter

Up counter and down counter is combined together to obtain an UP/DOWN counter. A mode control (M) input is also provided to select either up or down mode. A combinational circuit is required to be designed and used between each pair of flip-flop in order to achieve the up/down operation.

Type of up/down counters
UP/DOWN ripple counters
UP/DOWN synchronous counter

### UP/DOWN Ripple Counters

In the UP/DOWN ripple counter all the FFs operate in the toggle mode. So either T flip-flops or JK flip-flops are to be used. The LSB flip-flop receives clock directly. But the clock to every other FF is obtained from (Q = Q bar) output of the previous FF.

**UP counting mode (M=0)** – The Q output of the preceding FF is connected to the clock of the next stage if up counting is to be achieved. For this mode, the mode select input M is at logic 0 (M=0).

**DOWN counting mode (M=1)** – If M = 1, then the Q bar output of the preceding FF is connected to the next FF. This will operate the counter in the counting mode.

### 3-bit binary up/down ripple counter.

- ≥3-bit hence three FFs are required.
- ➤ UP/DOWN So a mode control input is essential.
- For a ripple up counter, the Q output of preceding FF is connected to the clock input of the next one.
- For a ripple up counter, the Q output of preceding FF is connected to the clock input of the next one.
- For a ripple down counter, the Q bar output of preceding FF is connected to the clock input of the next one.
- $\triangleright$  Let the selection of Q and Q bar output of the preceding FF be controlled by the mode control input M such that, If M = 0, UP counting. So connect Q to CLK. If M = 1, DOWN counting. So connect Q bar to CLK.

#### Block Diagram



#### Truth Table

|   | Inp | uts | Outputs |          |
|---|-----|-----|---------|----------|
| М | Q   | Q   | Υ       |          |
| 0 | 0   | 0   | 0       | Y = Q    |
| 0 | 0   |     | 0       | _ for up |
| 0 | 1   | 0   | 1       | counter  |
| 0 | 1   | 1   | 1       |          |
| 1 | 0   | 0   | 0       | Y = Q    |
| 1 | 0   | 1   | 1       | > for up |
| 1 | 1   | 0   | 0       | counte   |
| 1 | 1   | 1   | 1       | Counte   |



### **Modulus Counter (MOD-N Counter)**

The 2-bit ripple counter is called as MOD-4 counter and 3-bit ripple counter is called as MOD-8 counter. So in general, an n-bit ripple counter is called as modulo-N counter. Where, MOD number =  $2^n$ .

Type of modulus

2-bit up or down (MOD-4)

3-bit up or down (MOD-8)

4-bit up or down (MOD-16)



### Design 3-bit Binary Counter



| Output State Transitions |                          | Flip-flop inputs |  |
|--------------------------|--------------------------|------------------|--|
| Present State Q2 Q1 Q0   | Next State $Q_2 Q_1 Q_0$ | $T_2 T_1 T_0$    |  |
| 0 0 0                    | 0 0 1                    | 0 0 1            |  |
| 0 0 1                    | 0 1 0                    | 0 1 1            |  |
| 0 1 0                    | 0 1 1                    | 0 0 1            |  |
| 0 1 1                    | 1 0 0                    | 1 1 1            |  |
| 1 0 0                    | 1 0 1                    | 0 0 1            |  |
| 1 0 1                    | 1 1 0                    | 0 1 1            |  |
| 1 1 0                    | 1 1 1                    | 0 0 1            |  |
| 1 1 1                    | 0 0 0                    | 1 1 1            |  |

### Excitation table

Next step is to transfer the flip-flop input functions to Karnaugh maps to derive a simplified Boolean expressions,



# Ring Counter



|        |                              |                     |       | CLK   |
|--------|------------------------------|---------------------|-------|-------|
| After  | State                        |                     |       |       |
| pulses | $Q_1$                        | $Q_2$               | $Q_3$ | $Q_4$ |
| О      | 1                            | О                   | О     | О     |
| 1      | О                            | 1                   | О     | О     |
| 2      | О                            | О                   | 1     | О     |
| 3      | О                            | О                   | О     | 1     |
| 4      | 1                            | О                   | О     | О     |
| 5      | О                            | 1                   | О     | О     |
| 6      | О                            | О                   | 1     | О     |
| 7      | p $oldsymbol{\Omega}$ F. SUN | IAYAN <b>A</b> OMAD | IA O  | 1     |

# 4-bit Johnson Ring Counter



| Clock Pulse No | FFA | FFB | FFC | FFD |
|----------------|-----|-----|-----|-----|
| 0              | 0   | 0   | 0   | 0   |
| 1              | 1   | 0   | 0   | 0   |
| 2              | 1   | 1   | 0   | 0   |
| 3              | 1   | 1   | 1   | 0   |
| 4              | 1   | 1   | 1   | 1   |
| 5              | 0   | 1   | 1   | 1   |
| 6              | 0   | 0   | 1   | 1   |
| 7              | 0   | 0   | 0   | 1   |

### Application of counters

Frequency counters

Digital clock

Time measurement

A to D converter

Frequency divider circuits

Digital triangular wave generator.